

# COMBINATIONAL LOGIC DIGITAL LOGIC DESIGN

Iqra Chaudhary (Lecturer CS dept. NUML)

#### **Combinational Circuits**

#### **★** Output is function of input only

i.e. no feedback



When input changes, output may change (after a delay)

#### **Combinational Circuits**

#### **★** Analysis

- Given a circuit, find out its *function*
- Function may be expressed as:
  - **♦** Boolean function/equation
  - Truth table



### **★ Design**

- Given a desired function/specification, determine its *circuit*
- Function/specification may be expressed as;
  - **♦** Boolean function
  - **♦** Truth table
  - **♦** Statement



#### **★ Boolean Expression Approach**



### **Boolean Expression Approach**

Label gate outputs of input variables

Determine Boolean functions or values

Label outputs of gates fed by previously labeled gates

Determine Boolean function or values

Repeat 2 until done



#### **Boolean Expression Approach**



$$T_3 = A + T_1 = A + \overline{B}C$$

# Boolean Expression Approach : Cont .. Analysis Example

$$T_4 = T_2 \oplus D = (AB) \oplus D = ABD + AD + BD$$
  
 $T_5 = T_2 + D = AB \pm D$  \_ \_ \_  
 $F_1 = T_3 + T_4 \equiv A + BC + ABD + AD + BD$   
 $F_2 = T_5 = AB + D$ 





| A B C | $F_1$ | $F_2$ |
|-------|-------|-------|
| 0 0 0 | 0     | 0     |
|       |       |       |
|       |       |       |
|       |       |       |
|       |       |       |
|       |       |       |
|       |       |       |
|       |       |       |



| A B C | $F_{1}$ | $F_2$ |
|-------|---------|-------|
| 0 0 0 | 0       | 0     |
| 0 0 1 | 1       | 0     |
|       |         |       |
|       |         |       |
|       |         |       |
|       |         |       |
|       |         |       |
|       |         |       |



| A B C | $F_I$ | $F_2$ |
|-------|-------|-------|
| 0 0 0 | 0     | 0     |
| 0 0 1 | 1     | 0     |
| 0 1 0 | 1     | 0     |
|       |       |       |
|       |       |       |
|       |       |       |
|       |       |       |
|       |       |       |



| $\boldsymbol{A}$ | B | C | $F_{I}$ | $F_2$ |
|------------------|---|---|---------|-------|
| 0                | 0 | 0 | 0       | 0     |
| 0                | 0 | 1 | 1       | 0     |
| 0                | 1 | 0 | 1       | 0     |
| 0                | 1 | 1 | 0       | 1     |
|                  |   |   |         |       |
|                  |   |   |         |       |
|                  |   |   |         |       |
|                  |   |   |         |       |



| A B | C | $F_I$ | $F_2$ |
|-----|---|-------|-------|
| 0 0 | 0 | 0     | 0     |
| 0 0 | 1 | 1     | 0     |
| 0 1 | 0 | 1     | 0     |
| 0 1 | 1 | 0     | 1     |
| 1 0 | 0 | 1     | 0     |
|     |   |       |       |
|     |   |       |       |
|     |   |       |       |



| A | B | C | $F_I$ | $F_2$ |
|---|---|---|-------|-------|
| 0 | 0 | 0 | 0     | 0     |
| 0 | 0 | 1 | 1     | 0     |
| 0 | 1 | 0 | 1     | 0     |
| 0 | 1 | 1 | 0     | 1     |
| 1 | 0 | 0 | 1     | 0     |
| 1 | 0 | 1 | 0     | 1     |
|   |   |   |       |       |
|   |   |   |       |       |



| $\boldsymbol{A}$ | B | C | $F_{1}$ | $F_2$ |
|------------------|---|---|---------|-------|
| 0                | 0 | 0 | 0       | 0     |
| 0                | 0 | 1 | 1       | 0     |
| 0                | 1 | 0 | 1       | 0     |
| 0                | 1 | 1 | 0       | 1     |
| 1                | 0 | 0 | 1       | 0     |
| 1                | 0 | 1 | 0       | 1     |
| 1                | 1 | 0 | 0       | 1     |
|                  |   | · |         |       |



### **Design Procedure**

- **★** Given a problem statement:
  - Determine the number of *inputs* and *outputs*
  - Derive the truth table
  - Simplify the Boolean expression for each output
  - Produce the required circuit

#### Example 1:

## **Design Procedure**

#### **★ BCD-to-Excess 3 Converter**

| A | B | <u>C</u> | D | w x y z |
|---|---|----------|---|---------|
| 0 | 0 | 0        | 0 | 0 0 1 1 |
| 0 | 0 | 0        | 1 | 0 1 0 0 |
| 0 | 0 | 1        | 0 | 0 1 0 1 |
| 0 | 0 | 1        | 1 | 0 1 1 0 |
| 0 | 1 | 0        | 0 | 0 1 1 1 |
| 0 | 1 | 0        | 1 | 1 0 0 0 |
| 0 | 1 | 1        | 0 | 1 0 0 1 |
| 0 | 1 | 1        | 1 | 1 0 1 0 |
| 1 | 0 | 0        | 0 | 1 0 1 1 |
| 1 | 0 | 0        | 1 | 1 1 0 0 |
| 1 | 0 | 1        | 0 | x x x x |
| 1 | 0 | 1        | 1 | X X X X |
| 1 | 1 | 0        | 0 | X X X X |
| 1 | 1 | 0        | 1 | X X X X |
| 1 | 1 | 1        | 0 | X X X X |
| 1 | 1 | 1        | 1 | X X X X |







$$y = C'D' + CD$$



$$x = B'C+B'D+BC'D'$$



$$z = D'$$

### **Design Procedure**

#### **★ BCD-to-Excess 3 Converter**

| A B | B C | D | w x y z |
|-----|-----|---|---------|
| 0 ( | 0 0 | 0 | 0 0 1 1 |
| 0 ( | 0 0 | 1 | 0 1 0 0 |
| 0 ( | 1   | 0 | 0 1 0 1 |
| 0 ( | 1   | 1 | 0 1 1 0 |
| 0 1 | 1 0 | 0 | 0 1 1 1 |
| 0 1 | 1 0 | 1 | 1 0 0 0 |
| 0 1 | 1 1 | 0 | 1 0 0 1 |
| 0 1 | 1 1 | 1 | 1 0 1 0 |
| 1 ( | 0 0 | 0 | 1 0 1 1 |
| 1 ( | 0 0 | 1 | 1 1 0 0 |
| 1 ( | 1   | 0 | x x x x |
| 1 ( | 1   | 1 | x x x x |
| 1 1 | 1 0 | 0 | x x x x |
| 1 1 | 1 0 | 1 | x x x x |
| 1 1 | 1 1 | 0 | x x x x |
| 1 1 | 1 1 | 1 | x x x x |



$$w = A + B(C+D)$$
  $y = (C+D)' + CD$   
 $x = B'(C+D) + B(C+D)'$   $z = D'$ 

## **Example 2: Seven-Segment Decoder**



(a) Segment designation

(b) Numerical designation for display

## **Example 2: Seven-Segment Decoder**

| w x y z | abcdefg |
|---------|---------|
| 0 0 0 0 | 1111110 |
| 0 0 0 1 | 0110000 |
| 0 0 1 0 | 1101101 |
| 0 0 1 1 | 1111001 |
| 0 1 0 0 | 0110011 |
| 0 1 0 1 | 1011011 |
| 0 1 1 0 | 1011111 |
| 0 1 1 1 | 1110000 |
| 1 0 0 0 | 1111111 |
| 1 0 0 1 | 1111011 |
| 1 0 1 0 | XXXXXXX |
| 1 0 1 1 | XXXXXXX |
| 1 1 0 0 | XXXXXXX |
| 1 1 0 1 | XXXXXXX |
| 1 1 1 0 | XXXXXXX |
| 1111    | XXXXXXX |









$$a = w + y + xz + x'z'$$

$$b = \dots$$

$$c = \dots$$

$$d = \dots$$

## Example 3: Implement circuit that can convert 3bit gray code into binarycode

B2 = 
$$\Sigma$$
 m (4, 5, 6, 7)

B1 = 
$$\Sigma$$
 m (2, 3, 4, 5)

$$B0 = \Sigma m (1, 2, 4, 7)$$



| $\mathbf{p}$ | _ | C               |
|--------------|---|-----------------|
| $D_{2}$      |   | Ur <sub>2</sub> |

|                  | G1'G0'<br>0 0 | <b>G1'G0</b><br>01 | G1 <b>G0</b> | G1G0' |
|------------------|---------------|--------------------|--------------|-------|
| G2' <sub>0</sub> | 0             | 1                  | 1 3          | 1 2   |
| G2 1             | 1 4           | 1 5                | 7            | 6     |

B1=G2'G1+G2G1'  $B_1 = G_2 \oplus G_1$ 



$$B_0 = G_2 \oplus G_1 \oplus G_0$$

| Decimal    | <b>Gray Code</b> |    |    | Binary Output |    |    |
|------------|------------------|----|----|---------------|----|----|
| Equivalent | G2               | G1 | G0 | <b>B2</b>     | B1 | B0 |
| 0          | 0                | 0  | 0  | 0             | 0  | 0  |
| 1          | 0                | 0  | 1  | 0             | 0  | 1  |
| 3          | 0                | 1  | 1  | 0             | 1  | 0  |
| 2          | 0                | 1  | 0  | 0             | 1  | 1  |
| 6          | 1                | 1  | 0  | 1             | 0  | 0  |
| 7          | 1                | 1  | 1  | 1             | 0  | 1  |
| 5          | 1                | 0  | 1  | 1             | 1  | 0  |
| 4          | 1                | 0  | 0  | 1             | 1  | 1  |

## **Example 4: Implement a binary to gray converter**

| Decimal    | Binary |    |    | Gray |    |    |
|------------|--------|----|----|------|----|----|
| Equivalent |        |    |    | Code |    |    |
|            | B2     | B1 | B0 | G2   | G1 | G0 |
| 0          | 0      | 0  | 0  | 0    | 0  | 0  |
| 1          | 0      | 0  | 1  | 0    | 0  | 1  |
| 2          | 0      | 1  | 0  | 0    | 1  | 1  |
| 3          | 0      | 1  | 1  | 0    | 1  | 0  |
| 4          | 1      | 0  | 0  | 1    | 1  | 0  |
| 5          | 1      | 0  | 1  | 1    | 1  | 1  |
| 6          | 1      | 1  | 0  | 1    | 0  | 1  |
| 7          | 1      | 1  | 1  | 1    | 0  | 0  |

# **Example 5: System Design Application**

Design a circuit that can be built using an AOI and inverters that will output a HIGH (1) whenever the 4-bit hexadecimal input is an odd number from 0 to 9.



Hex Truth Table Used to Determine the Equation for Odd Numbers<sup>a</sup> from 0 to 9

| D    | C | В | A | DEC |                                                    |
|------|---|---|---|-----|----------------------------------------------------|
| 0    | 0 | 0 | 0 | 0   |                                                    |
| 0000 | 0 | 0 | 1 | 1   | $\leftarrow A\overline{B}\overline{C}\overline{D}$ |
| 0    | 0 | 1 | 0 | 2   |                                                    |
| 0    | 0 | 1 | 1 | 2 3 | ← ABCD                                             |
| 0    | 1 | 0 | 0 | 4   |                                                    |
| 0    | 1 | 0 | 1 | 5   | ← ABCD                                             |
| 0    | 1 | 1 | 0 | 6   |                                                    |
| 0    | 1 | 1 | 1 | 7   | ← ABCD                                             |
| 1    | 0 | 0 | 0 | 8   |                                                    |
| 1    | 0 | 0 | 1 | 9   | ← ABCD                                             |

<sup>\*</sup> Odd number =  $A\overline{B}\overline{C}\overline{D} + AB\overline{C}\overline{D} + A\overline{B}C\overline{D} + AB\overline{C}\overline{D} + AB\overline{C}\overline{D}$ 

# **Example 5: System Design Application**

implementation of the "odd-number decoder" using an AOI

